發(fā)射電路時鐘電源_第1頁
發(fā)射電路時鐘電源_第2頁
發(fā)射電路時鐘電源_第3頁
發(fā)射電路時鐘電源_第4頁
發(fā)射電路時鐘電源_第5頁
已閱讀5頁,還剩14頁未讀, 繼續(xù)免費閱讀

下載本文檔

版權說明:本文檔由用戶提供并上傳,收益歸屬內容提供方,若內容存在侵權,請進行舉報或認領

文檔簡介

1、1發(fā)射電路設計、時鐘、電源發(fā)射電路設計、時鐘、電源2內容nDigital-To-Analog ConverternBand-Pass FiltersnFrequency Up-ConverternRF Attenuator and GatenTune Mode3Digital-To-Analog ConverternU8 (DAC5687) is an ultra-fast dual-channel 16-bit DAC converting digital signal to RF signal. Two input channels get real-time digital signal

2、s from FPGA involving 4-phase selection, amplitude modulation, phase modulation, and frequency jumping.nThe digital input updating rate is 80 MHz. Inside the DAC, the digital signal is processed in 160 MHz. The process includes interpolation, frequency shift, digital filter, quadrature modulator cor

3、rection, gain adjustment, and unbalanced amplitude correction. All parameters are configurable by software through its serial channel.nThe DAC output updating rate is 160 MHz. The central IF frequency from two DACs outputs is 20 MHz. Two channels are working quadraturely.45Band-Pass FiltersnTwo RF t

4、ransformers T1 and T2 convert the current outputs to voltage. The two channel signals are filtered by two 3-pole symmetric band-pass filters to remove the harmonics and noise. The input and output impedance is 50 to match the DAC output and the frequency modulator input.67Frequency Up-ConverternU9 (

5、AD8345) is a quadrature frequency modulator. The operating frequency is from 140 MHz to 1000 MHz. It mixes the external frequency fLO with IF frequency fIF (20MHz) and generates the final transmitter frequency fTX. fTX = fLO - fIF.nThe quadrature modulator has single sideband output. The other sideb

6、and (fLO + fIF) is eliminated by choosing correct input phases. The external frequency source (PTS, for example) has to be set to fLO = fTX + fIF = fTX + 20 MHz.89nThe input level to the modulator is important to guarantee the minimum harmonics in its output. Therefore the external frequency source

7、should keep its output level within a range of +7dB (+/-2dB). T3 increases the common mode rejection, and D1 and D2 are for the input limiter.nU3 is a broadband RF amplifier with 12dB gain. C413, C414, C415, L51, L56, and L59 are constructed as a filter to further removing the harmonics.1011RF Atten

8、uator and GatenU4 and U5 (DAT-31R5-PN) are two stages of RF attenuator. Each stage has a range of attenuation from 0dB to 31.5dB with 0.5dB step. The total attenuation range is from 0dB to 63dB with 1dB step.nU10 and U11 (M3SWA-2-50) are two stages of RF gate. Each gate has isolation larger than 53d

9、B (DC -1000 MHz). The first stage of the gate (U10) also functions as a switch providing RF signals for probe tuning. U17 (HSWA2-30) is another RF gate switching tuning signals between two channels.nAn LED (D6) is the indicator for the RF gate on. It has an internal delay for obvious display if the

10、pulse is shorter than 50 ms.121314Tune ModenJ3 is the output for tuning. When the tune mode is selected (Console Mode Setting register), U17 output will pick one of the inputs, transmitter channel 1 or channel 2, as the tuning frequency. The channel is selected by the same register. nIn tune mode, t

11、he switchs U10 and U28 are close but U11 and U29 are open to block the RF output.nThe RF tuning level could be set by software. In tune mode, the LED indicator D8 will be blinking.1516System Clock-Clock SourcenAn ultra-high stabilization OCXO (Oven-Controlled-Crystal-Oscillator, U94) is used for the

12、 system clock source. The clock frequency is 80 MHz. It is fanout to different targets by U93 (NB3N551), an ultra-low skew clock buffer. U87 is a dual clock driver to convert the single-end signal to LVDS and drive the clock to FPGA and high speed ADC (AD6645). The clock traces on PCB is designed as

13、 a transmission line to match the impedance on PCB and both ends. Another destination of the U93 outputs is to ADC buffer (U40, 74ALVC16374).電路圖見電路圖見Wisdom-II_schematics P71718System Clock- Clock Reference OutputnTo synchronize external devices, PTS for example, a 10 MHz frequency source is provided

14、 as the reference. The 10 MHz frequency is derived from the system clock 80MHz. It has the same stability as the system clock. U81 and U88 (74LCX74) make three stages of the frequency divider. U91 (ERA-1SM) is an RF amplifier to provide 15 dBm (about 3.5Vpp) level output on J12 (rear panel).19Power SupplynTotally 12 different voltages are required in the console. They are

溫馨提示

  • 1. 本站所有資源如無特殊說明,都需要本地電腦安裝OFFICE2007和PDF閱讀器。圖紙軟件為CAD,CAXA,PROE,UG,SolidWorks等.壓縮文件請下載最新的WinRAR軟件解壓。
  • 2. 本站的文檔不包含任何第三方提供的附件圖紙等,如果需要附件,請聯(lián)系上傳者。文件的所有權益歸上傳用戶所有。
  • 3. 本站RAR壓縮包中若帶圖紙,網頁內容里面會有圖紙預覽,若沒有圖紙預覽就沒有圖紙。
  • 4. 未經權益所有人同意不得將文件中的內容挪作商業(yè)或盈利用途。
  • 5. 人人文庫網僅提供信息存儲空間,僅對用戶上傳內容的表現方式做保護處理,對用戶上傳分享的文檔內容本身不做任何修改或編輯,并不能對任何下載內容負責。
  • 6. 下載文件中如有侵權或不適當內容,請與我們聯(lián)系,我們立即糾正。
  • 7. 本站不保證下載資源的準確性、安全性和完整性, 同時也不承擔用戶因使用這些下載資源對自己和他人造成任何形式的傷害或損失。

評論

0/150

提交評論