




版權(quán)說明:本文檔由用戶提供并上傳,收益歸屬內(nèi)容提供方,若內(nèi)容存在侵權(quán),請(qǐng)進(jìn)行舉報(bào)或認(rèn)領(lǐng)
文檔簡(jiǎn)介
1、 基于DDS信號(hào)技術(shù)的信號(hào)發(fā)生器的設(shè)計(jì)直接數(shù)字式頻率合成技術(shù)DDS是新一代的頻率合成技術(shù),采用數(shù)字控制信號(hào)的相位增加技術(shù),具有頻率分辨率高,頻率切換快,頻率切換時(shí)相位連續(xù)和相位噪聲低以及全數(shù)字化易于集成等優(yōu)點(diǎn)而被廣泛采用。一 程序代碼(1) ADDER32Blibrary ieee;use ieee.std_logic_1164.all;use ieee.std_logic_unsigned.all;entity ADDER32B isport(ain : in std_logic_vector(31 downto 0);bin : in std_logic_vector(31 downto
2、0);cout: out std_logic_vector(31 downto 0);end;architecture one of ADDER32B isbegincout <= ain + bin;end;(2)juxing_romLIBRARY ieee;USE ieee.std_logic_1164.all;LIBRARY altera_mf;USE altera_mf.all;ENTITY juxing_rom ISPORT(address: IN STD_LOGIC_VECTOR (11 DOWNTO 0);clock: IN STD_LOGIC ;q: OUT STD_LO
3、GIC_VECTOR (7 DOWNTO 0);END juxing_rom;ARCHITECTURE SYN OF juxing_rom ISSIGNAL sub_wire0: STD_LOGIC_VECTOR (7 DOWNTO 0);COMPONENT altsyncramGENERIC (address_aclr_a: STRING;init_file: STRING;intended_device_family: STRING;lpm_hint: STRING;lpm_type: STRING;numwords_a: NATURAL;operation_mode: STRING;ou
4、tdata_aclr_a: STRING;outdata_reg_a: STRING;widthad_a: NATURAL;width_a: NATURAL;width_byteena_a: NATURAL);PORT (clock0: IN STD_LOGIC ;address_a: IN STD_LOGIC_VECTOR (11 DOWNTO 0);q_a: OUT STD_LOGIC_VECTOR (7 DOWNTO 0);END COMPONENT;BEGINq <= sub_wire0(7 DOWNTO 0);altsyncram_component : altsyncramG
5、ENERIC MAP (address_aclr_a => "NONE",init_file => "./MIF/juxing.mif",intended_device_family => "Cyclone",lpm_hint => "ENABLE_RUNTIME_MOD=NO",lpm_type => "altsyncram",numwords_a => 4096,operation_mode => "ROM",outdata_ac
6、lr_a => "NONE",outdata_reg_a => "CLOCK0",widthad_a => 12,width_a => 8,width_byteena_a => 1)PORT MAP (clock0 => clock,address_a => address,q_a => sub_wire0);END SYN;(3)mux3_1library ieee;use ieee.std_logic_1164.all;entity mux3_1 isport( sin:in std_logic_vec
7、tor(7 downto 0); sanjiao,juxing:in std_logic_vector(7 downto 0); a,b:in std_logic; cout:out std_logic_vector(7 downto 0);end mux3_1;architecture behavior of mux3_1 issignal addr:std_logic_vector(1 downto 0);begin process(a,b) begin addr(0)<=a; addr(1)<=b; case addr is when "00" =>
8、 cout<=sin; when "01" => cout<=sanjiao; when "10" => cout<=juxing; when others => null; end case; end process;end behavior;(4)sanjiao_romLIBRARY ieee;USE ieee.std_logic_1164.all;LIBRARY altera_mf;USE altera_mf.all;ENTITY sanjiao_rom ISPORT(address: IN STD_LOGIC_
9、VECTOR (11 DOWNTO 0);clock: IN STD_LOGIC ;q: OUT STD_LOGIC_VECTOR (7 DOWNTO 0);END sanjiao_rom;ARCHITECTURE SYN OF sanjiao_rom ISSIGNAL sub_wire0: STD_LOGIC_VECTOR (7 DOWNTO 0);COMPONENT altsyncramGENERIC (address_aclr_a: STRING;init_file: STRING;intended_device_family: STRING;lpm_hint: STRING;lpm_t
10、ype: STRING;numwords_a: NATURAL;operation_mode: STRING;outdata_aclr_a: STRING;outdata_reg_a: STRING;widthad_a: NATURAL;width_a: NATURAL;width_byteena_a: NATURAL);PORT (clock0: IN STD_LOGIC ;address_a: IN STD_LOGIC_VECTOR (11 DOWNTO 0);q_a: OUT STD_LOGIC_VECTOR (7 DOWNTO 0);END COMPONENT;BEGINq <=
11、 sub_wire0(7 DOWNTO 0);altsyncram_component : altsyncramGENERIC MAP (address_aclr_a => "NONE",init_file => "./MIF/sanjiao.mif",intended_device_family => "Cyclone",lpm_hint => "ENABLE_RUNTIME_MOD=NO",lpm_type => "altsyncram",numwords_a
12、=> 4096,operation_mode => "ROM",outdata_aclr_a => "NONE",outdata_reg_a => "CLOCK0",widthad_a => 12,width_a => 8,width_byteena_a => 1)PORT MAP (clock0 => clock,address_a => address,q_a => sub_wire0);END SYN;(5)sinx256_romLIBRARY ieee;USE iee
13、e.std_logic_1164.all;LIBRARY altera_mf;USE altera_mf.all;ENTITY sinx256_rom ISPORT(address: IN STD_LOGIC_VECTOR (7 DOWNTO 0);inclock: IN STD_LOGIC ;q: OUT STD_LOGIC_VECTOR (7 DOWNTO 0);END sinx256_rom;ARCHITECTURE SYN OF sinx256_rom ISSIGNAL sub_wire0: STD_LOGIC_VECTOR (7 DOWNTO 0);COMPONENT altsync
14、ramGENERIC (address_aclr_a: STRING;init_file: STRING;intended_device_family: STRING;lpm_hint: STRING;lpm_type: STRING;numwords_a: NATURAL;operation_mode: STRING;outdata_aclr_a: STRING;outdata_reg_a: STRING;widthad_a: NATURAL;width_a: NATURAL;width_byteena_a: NATURAL);PORT (clock0: IN STD_LOGIC ;addr
15、ess_a: IN STD_LOGIC_VECTOR (7 DOWNTO 0);q_a: OUT STD_LOGIC_VECTOR (7 DOWNTO 0);END COMPONENT;BEGINq <= sub_wire0(7 DOWNTO 0);altsyncram_component : altsyncramGENERIC MAP (address_aclr_a => "NONE",init_file => "./MIF/sinx256_rom.mif",intended_device_family => "Cyc
16、lone",lpm_hint => "ENABLE_RUNTIME_MOD=NO",lpm_type => "altsyncram",numwords_a => 256,operation_mode => "ROM",outdata_aclr_a => "NONE",outdata_reg_a => "CLOCK0",widthad_a => 8,width_a => 8,width_byteena_a => 1)PORT MAP
17、(clock0 => inclock,address_a => address,q_a => sub_wire0);END SYN;(6)REG32Blibrary ieee;use ieee.std_logic_1164.all;entity REG32B isport(clk : in std_logic;din : in std_logic_vector(31 downto 0);dout: out std_logic_vector(31 downto 0);end;architecture one of REG32B isbeginprocess(clk,din)be
18、ginif clk'event and clk = '1' thendout <= din;end if;end process;-dout <= passer ;end;(6)sinLIBRARY ieee;USE ieee.std_logic_1164.all;LIBRARY altera_mf;USE altera_mf.all;ENTITY sin ISPORT(address: IN STD_LOGIC_VECTOR (7 DOWNTO 0);clock: IN STD_LOGIC ;q: OUT STD_LOGIC_VECTOR (7 DOWNT
19、O 0);END sin;ARCHITECTURE SYN OF sin ISSIGNAL sub_wire0: STD_LOGIC_VECTOR (7 DOWNTO 0);COMPONENT altsyncramGENERIC (clock_enable_input_a: STRING;clock_enable_output_a: STRING;init_file: STRING;intended_device_family: STRING;lpm_hint: STRING;lpm_type: STRING;numwords_a: NATURAL;operation_mode: STRING;outdata_aclr_a: STRING;outdata_reg_a: STRING;widthad_a: NATURAL;width_a: NATURAL;width_byteena_a: NATURAL);PORT (clock0: IN STD_LOGIC ;address_a: IN STD_LOGIC_VECTOR (7 DOWNTO 0);q_a: OUT STD_LOGIC_VECTOR (7 D
溫馨提示
- 1. 本站所有資源如無特殊說明,都需要本地電腦安裝OFFICE2007和PDF閱讀器。圖紙軟件為CAD,CAXA,PROE,UG,SolidWorks等.壓縮文件請(qǐng)下載最新的WinRAR軟件解壓。
- 2. 本站的文檔不包含任何第三方提供的附件圖紙等,如果需要附件,請(qǐng)聯(lián)系上傳者。文件的所有權(quán)益歸上傳用戶所有。
- 3. 本站RAR壓縮包中若帶圖紙,網(wǎng)頁內(nèi)容里面會(huì)有圖紙預(yù)覽,若沒有圖紙預(yù)覽就沒有圖紙。
- 4. 未經(jīng)權(quán)益所有人同意不得將文件中的內(nèi)容挪作商業(yè)或盈利用途。
- 5. 人人文庫網(wǎng)僅提供信息存儲(chǔ)空間,僅對(duì)用戶上傳內(nèi)容的表現(xiàn)方式做保護(hù)處理,對(duì)用戶上傳分享的文檔內(nèi)容本身不做任何修改或編輯,并不能對(duì)任何下載內(nèi)容負(fù)責(zé)。
- 6. 下載文件中如有侵權(quán)或不適當(dāng)內(nèi)容,請(qǐng)與我們聯(lián)系,我們立即糾正。
- 7. 本站不保證下載資源的準(zhǔn)確性、安全性和完整性, 同時(shí)也不承擔(dān)用戶因使用這些下載資源對(duì)自己和他人造成任何形式的傷害或損失。
最新文檔
- 安全工程師的職業(yè)責(zé)任與道德規(guī)范考核試題及答案
- 大學(xué)化學(xué)新技術(shù)考察試題及答案
- 個(gè)人電器購買合同范例
- 理解土木工程能源設(shè)計(jì)的考試試題及答案
- 新能源汽車更新與傳統(tǒng)汽車的對(duì)比試題及答案
- 教師教育教學(xué)反思與優(yōu)化策略分析的試題
- 社區(qū)勞動(dòng)育人新模式與實(shí)施路徑
- 全球跨境電商發(fā)展策略與商業(yè)規(guī)劃
- 監(jiān)理合同試題及答案完整
- 煤炭開采行業(yè)發(fā)展趨勢(shì)與市場(chǎng)前景分析
- 節(jié)水型單位申報(bào)材料模板
- 2022年7月浙江省普通高校招生學(xué)考科目考試歷史試題及答案
- GB/T 12325-2008電能質(zhì)量供電電壓偏差
- 埃美柯閥門檢驗(yàn)報(bào)告匯總-391黃銅調(diào)節(jié)閥
- 中旅·阿那亞九龍湖生態(tài)度假區(qū)策略整合方案
- 高風(fēng)險(xiǎn)作業(yè)管理課件
- 帶電粒子在磁場(chǎng)中的周期性運(yùn)動(dòng)
- 一年級(jí)100以內(nèi)進(jìn)位加法口算題
- 《特殊教育概論》考試試題及答案(完整版)
- 農(nóng)田水利渠道灌溉節(jié)水改造工程設(shè)計(jì)施工方案
- 《宿舍樓安全評(píng)價(jià)》word版
評(píng)論
0/150
提交評(píng)論