數(shù)字邏輯雙語courseware_第1頁
數(shù)字邏輯雙語courseware_第2頁
數(shù)字邏輯雙語courseware_第3頁
數(shù)字邏輯雙語courseware_第4頁
數(shù)字邏輯雙語courseware_第5頁
已閱讀5頁,還剩29頁未讀, 繼續(xù)免費閱讀

下載本文檔

版權(quán)說明:本文檔由用戶提供并上傳,收益歸屬內(nèi)容提供方,若內(nèi)容存在侵權(quán),請進(jìn)行舉報或認(rèn)領(lǐng)

文檔簡介

IntroductiontoSequentialDevices:LatchesAboutSequentialDevicesIfwepress1,2,3…tochooseachannel1,2,3…,thatiscombinationalcircuit(組合電路).Ifwepress“up”,“down”,thatisasequentialcircuit(時序電路).Foritsoutputdependsonnotonlyinputbutcurrentstate.DigitalLogicBistable(雙穩(wěn)態(tài))CircuitsDigitalLogicTwoStableOutputs:Generally,weusethestateofQtorepresentthestateofthewholecircuit.ing:Withoutanyinputs,circuitcannotchangeitsownstate.TherebesomefeedbackSet-ResetLatch(NORstructure)DigitalLogicLogicsymbolcircuitSet-ResetLatch(SR

Latch,SR鎖存器)Latch:門閂Circuit&LogicsymbolTheinputSmeansSet(置位端,置1端),RmeansReset(復(fù)位端,置0端).QnrepresentsPresentState(當(dāng)前狀態(tài)),Qn+1=NextState(下一次狀態(tài))DescriptionofSRLatches(NOR)DigitalLogic

StateTransitionTruthTable(狀態(tài)轉(zhuǎn)移真值表)011=>Q0=>Q’SRQnQn+1effect0000NoChange0011NoChange0100Reset0110Reset1001Set1011Set110NANotAllowed111NANotAllowedDescriptionofSRLatches(NOR)DigitalLogic100=>Q1=>Q’SRQnQn+1effect0000NoChange0011NoChange0100Reset0110Reset1001Set1011Set110NANotAllowed111NANotAllowed

StateTransitionTruthTable(狀態(tài)轉(zhuǎn)移真值表)DescriptionofSRLatches(NOR)DigitalLogic11uncertainSRQnQn+1effect0000NoChange0011NoChange0100Reset0110Reset1001Set1011Set110NANotAllowed111NANotAllowed

StateTransitionTruthTable(狀態(tài)轉(zhuǎn)移真值表)DescriptionofSRLatches(NOR)DigitalLogic01=>0No

change,

WHY?SRQnQn+1effect0000NoChange0011NoChange0100Reset0110Reset1001Set1011Set110NANotAllowed111NANotAllowed

StateTransitionTruthTable(狀態(tài)轉(zhuǎn)移真值表)DescriptionofSRLatches(NOR)DigitalLogic01=>0No

changeSRQnQn+1effect0000NoChange0011NoChange0100Reset0110Reset1001Set1011Set110NANotAllowed111NANotAllowed

StateTransitionTruthTable(狀態(tài)轉(zhuǎn)移真值表)DescriptionofSRLatches(NOR)DigitalLogic

StateTransitionDiagram(狀態(tài)轉(zhuǎn)移圖)SRQnQn+1effect0000NoChange0011NoChange0100Reset0110Reset1001Set1011Set110NANotAllowed111NANotAllowed0110010dd00:Q’sstate10:Transitionconditions(S=1,R=0)DescriptionofSRLatches(NOR)DigitalLogic

CharacteristicEquation(特征方程)(constraintcondition)110001101000110××SQn+1RQn1SRQnQn+1effect0000NoChange0011NoChange0100Reset0110Reset1001Set1011Set110NANotAllowed111NANotAllowedSet-resetlatch(NAND)DigitalLogic

Circuit&LogicSymbol

ExcitingTruthTable

Notallowed0110

nochange00011011CharacteristicEquationofSR-Latch(NAND)DigitalLogicHowtokeepinmind(especiallyconditions):InSR-Latch(NANDstructure),weshouldanalyzetheinput“0”,sowedon’thopethetwoinputsarebothzero,thatistwosayInput1+Input2=1;However,InSR-Latch(NORstructure),weshouldanalyzetheinput“1”,sowedon’thopethetwoinputsareboth1,thatistwosayRS=0;(constraintcondition約束條件)

CharacteristicEquation(特征方程)SomeconclusionsDigitalLogic

StateofSR-Latch:State0,State1

PresentState&NextState“0”態(tài)“1”態(tài)orAbnormal(非正常態(tài))statesPresentState(現(xiàn)態(tài)),usuallyrepresentedbyQnNextState(次態(tài)),usuallyrepresentedbyQn+1Example:SRLatch(NOR)DigitalLogic

Example00WiththegivenR,S(NOR)’sTimingdiagram,trytogivetheoutputdiagram.AtfirstQis0.NC1001NA00011011RS

010010000100GatedLatches(鐘控鎖存器)WeshouldcontroltheoutputofSR-Latch.Justaswehopein“decoders”Thinkaboutit,howcanweaddcontrolfunctiontothedevicedecoderEnablePinMethod:byaddinganinputtoANDgateDigitalLogicGatedSR-Latch(鐘控SR鎖存器)DigitalLogic

circuit&logicsymbol

SRLatchClockPulseCP=0:outputofG3,G4arestate1=>stateholdCP=1:outputofG3,G4areS’,R’=>workasusualGatedSR-LatchDigitalLogic

CharacteristicEquationSohowtocontrol?GatedSR-LatchDigitalLogic

?GatedSR-LatchDigitalLogic

CharacteristicEquationInputsOutputDescriptionCPSRQQn+10dd00Hold0dd1110000Workswell10011101001011011001110111110d1111dGatedSR-LatchDigitalLogic

CharacteristicEquationContrastofSR-Latch&GatedSR-LatchDigitalLogic(a)SR-Latch

(b)gatedSR-LatchWecansee,SR-Latchescanresponsetoinputatanytime,butGatedSR-Latchesonlyresponsetoinputduringhighvoltagelevel.GatedDelayLatch(鐘控D鎖存器)DigitalLogic

Circuit&logicsymbolCPDQQn+1Function0d00Hold0d111000Store010101101Store11111TheDLatchisconstructedonlybyconnectinginputDtoRandD’toS.ThuswecanfindthatSR=DD’=0GatedD-LatchDigitalLogicCharacteristicEquation

CPDQQ*Function0d00Hold0d111000Store010101101Store11111Wecansee,thenextstateofDLatchequalsthecurrentinput,andthatiswhyitiscalledDelayLatch.GatedJKLatch(鐘控JK鎖存器)DigitalLogic

Circuit&logicsymbolTheJKLatchisconstructedbyconnectingsomeoutputstotheinputNANDgates.Asshowninthecircuitabove.Why?andwhatisthepurposeGatedJK-LatchDigitalLogic

CharacteristicEquation

Asfarastheconstraintconditionisconcerned:SR=JKQn(Qn)’=0.Sonootherconditionsareneeded.Exercise:derivethecharacteristicequationofJKLatch.GatedTLatch(鐘控T鎖存器)DigitalLogic

Circuits&logicsymbolTLatchcanberegardedasaJKLatchwithJ=K=TGatedTLatchDigitalLogic

CharacteristicEquation

TruthTableT

Qn

Qn+1

000110110110ItlookslikeXORLogic.Whatdoesitlooklike?Whichlogic?GatedT’LatchDigitalLogic

Circuit&logicsymbolT’LatchcanbeconsideredasaTLatchwhereT=1.StudyNotesofGatedLatchesDigitalLogicLatchesCharacteristicEquationsSRDJKTT’LatchesEquationDescription/FunctionRS-DDmeansDelay,NextStateisCurrent:DJKWholefunction:Hold(保持);Set(置1);Reset(置0);Reverse(取反)TXORlogic:Reverse(T=1);Hold(T=0)T’ReverseStudyNotesofGatedLatchesDigitalLogicThinkAboutItDigitalLogicTrytofindoutinwhichcasehasJKLatchthefunction:hold,set,

溫馨提示

  • 1. 本站所有資源如無特殊說明,都需要本地電腦安裝OFFICE2007和PDF閱讀器。圖紙軟件為CAD,CAXA,PROE,UG,SolidWorks等.壓縮文件請下載最新的WinRAR軟件解壓。
  • 2. 本站的文檔不包含任何第三方提供的附件圖紙等,如果需要附件,請聯(lián)系上傳者。文件的所有權(quán)益歸上傳用戶所有。
  • 3. 本站RAR壓縮包中若帶圖紙,網(wǎng)頁內(nèi)容里面會有圖紙預(yù)覽,若沒有圖紙預(yù)覽就沒有圖紙。
  • 4. 未經(jīng)權(quán)益所有人同意不得將文件中的內(nèi)容挪作商業(yè)或盈利用途。
  • 5. 人人文庫網(wǎng)僅提供信息存儲空間,僅對用戶上傳內(nèi)容的表現(xiàn)方式做保護(hù)處理,對用戶上傳分享的文檔內(nèi)容本身不做任何修改或編輯,并不能對任何下載內(nèi)容負(fù)責(zé)。
  • 6. 下載文件中如有侵權(quán)或不適當(dāng)內(nèi)容,請與我們聯(lián)系,我們立即糾正。
  • 7. 本站不保證下載資源的準(zhǔn)確性、安全性和完整性, 同時也不承擔(dān)用戶因使用這些下載資源對自己和他人造成任何形式的傷害或損失。

最新文檔

評論

0/150

提交評論