STM32F407VGT6芯片管腳功能定義_第1頁
STM32F407VGT6芯片管腳功能定義_第2頁
STM32F407VGT6芯片管腳功能定義_第3頁
STM32F407VGT6芯片管腳功能定義_第4頁
STM32F407VGT6芯片管腳功能定義_第5頁
已閱讀5頁,還剩2頁未讀 繼續(xù)免費(fèi)閱讀

下載本文檔

版權(quán)說明:本文檔由用戶提供并上傳,收益歸屬內(nèi)容提供方,若內(nèi)容存在侵權(quán),請進(jìn)行舉報(bào)或認(rèn)領(lǐng)

文檔簡介

1、管腳序號管腳名稱擴(kuò)展功能新 定 義1PE2TRACECLK/ FSMC_A23 / ETH_MII_TXD3 / EVENTOUT2PE3TRACED0/FSMC_A19 / EVENTOUT3PE4TRACED1/FSMC_A20 /DCMI_D4/ EVENTOUT4PE5TRACED2 / FSMC_A21 / TIM9_CH1 / DCMI_D6 / EVENTOUT5PE6TRACED3 / FSMC_A22 / TIM9_CH2 / DCMI_D7 / EVENTOUT6VBAT7PC13EVENTOUT8PC14-OSC32_IN (PC14)EVENTOUT9PC15-OSC3

2、2_OUT (PC15)EVENTOUT10VSS11VDD12PH0-OSC_IN (PH0)EVENTOUT13PH1-OSC_OUT (PH1)EVENTOUT14NRST15PC0OTG_HS_ULPI_STP/ EVENTOUT16PC1ETH_MDC/ EVENTOUT17PC2SPI2_MISO / OTG_HS_ULPI_DIR / TH_MII_TXD2/I2S2ext SD/ EVENTOUT18PC3SPI2_MOSI / I2S2_SD / OTG_HS_ULPI_NXT / ETH_MII_TX_CLK/ EVENTOUT19VDD20VSSA21VREF+22VDD

3、A23PA0-WKUP (PA0)USART2_CTS/ UART4_TX/ ETH_MII_CRS / TIM2_CH1_ETR/ TIM5_CH1 / TIM8_ETR/ EVENTOUT24PA1USART2_RTS / UART4_RX/ ETH_RMII_REF_CLK / ETH_MII_RX_CLK / TIM5_CH2 / TIMM2_CH2/ EVENTOUT25PA2USART2_TX/TIM5_CH3 / TIM9_CH1 / TIM2_CH3 / ETH_MDIO/ EVENTOUT26PA3USART2_RX/TIM5_CH4 / TIM9_CH2 / TIM2_CH

4、4 / OTG_HS_ULPI_D0 / ETH_MII_COL/ EVENTOUT27VSS28VDD29PA4SPI1_NSS / SPI3_NSS / USART2_CK / DCMI_HSYNC /OTG_HS_SOF/ I2S3_WS/ EVENTOUT30PA5SPI1_SCK/ OTG_HS_ULPI_CK / TIM2_CH1_ETR/ TIM8_CHIN/ EVENTOUT31PA6SPI1_MISO / TIM8_BKIN/TIM13_CH1 / DCMI_PIXCLK / TIM3_CH1 / TIM1_BKIN/ EVENTOUT32PA7SPI1_MOSI/ TIM8

5、_CH1N / TIM14_CH1/TIM3_CH2/ ETH_MII_RX_DV / TIM1_CH1N / RMII_CRS_DV/ EVENTOUT33PC4ETH_RMII_RX_D0 / ETH_MII_RX_D0/ EVENTOUT34PC5ETH_RMII_RX_D1 / ETH_MII_RX_D1/EVENTOUT35PB0TIM3_CH3 / TIM8_CH2N/ OTG_HS_ULPI_D1/ ETH_MII_RXD2 / TIM1_CH2N/ EVENTOUT36PB1TIM3_CH4 / TIM8_CH3N/ OTG_HS_ULPI_D2/ ETH_MII_RXD3 /

6、 OTG_HS_INTN / TIM1_CH3N/ EVENTOUT37PB2-BOOT1 (PB2)EVENTOUT38PE7FSMC_D4/TIM1_ETR/EVENTOUT39PE8FSMC_D5/ TIM1_CH1N/EVENTOUT40PE9FSMC_D6/TIM1_CH1/EVENTOUT41PE10FSMC_D7/TIM1_CH2N/EVENTOUT42PE11FSMC_D8 / TIM1_CH2 / EVENTOUT43PE12FSMC_D9/TIM1_CH3N/EVENTOUT44PE13FSMC_D10/TIM1_CH3/ EVENTOUT45PE14FSMC_D11/TI

7、M1_CH4/ EVENTOUT46PE15FSMC_D12/TIM1_BKIN/EVENTOUT47PB10SPI2_SCK / I2S2_CK /I2C2_SCL/ USART3_TX / OTG_HS_ULPI_D3 / ETH_MII_RX_ER / TIM2_CH3/ EVENTOUT48PB11I2C2_SDA/USART3_RX/ OTG_HS_ULPI_D4 / ETH_RMII_TX_EN/ ETH_MII_TX_EN / TIM2_CH4/ EVENTOUT49VCAP 150VDD51PB12SPI2 NSS / I2S2 WS /I2C2_SMBA/USART3_CK/

8、 TIM1_BKIN /CAN2_RX /OTG_HS_ULPI_D5/ETH_RMII_TXD0 /ETH_MII_TXD0/ OTG_HS_ID/ EVENTOUT52PB13SPI2_SCK / I2S2_CK / USART3_CTS/ TIM1_CH1N /CAN2_TX / OTG_HS_ULPI_D6 / ETH_RMII_TXD1 / ETH_MII_TXD1/ EVENTOUT53PB14SPI2_MISO/ TIM1_CH2N /TIM12_CH1 /OTG_HS_DM/USART3_RTS / TIM8_CH2N/12s2ext_SD/ EVENTOUT54PB15SPI

9、2_MOSI / I2S2_SD/ TIM1_CH3N / TIM8_CH3N / TIM12_CH2 / OTG_HS_DP/ EVENTOUT55PD8FSMC_D13 / USART3_TX/ EVENTOUT56PD9FSMC_D14 / USART3_RX/EVENTOUT57PD10FSMC_D15 / USART3_CK/ EVENTOUT58PD11FSMC_CLE/FSMC_A16/USART3_CTS/EVENTOUT59PD12FSMC_ALE/ FSMC_A17/TIM4_CH1 / USART3_RTS/ EVENTOUT60PD13FSMC_A18/TIM4_CH2

10、/ EVENTOUT61PD14FSMC_D0/TIM4_CH3/EVENTOUT/ EVENTOUT62PD15FSMC_D1/TIM4_CH4/ EVENTOUT63PC6I2S2 MCK /TIM8_CH1/SDIO_D6 / USART6_TX / DCMI_D0/TIM3_CH1/ EVENTOUT64PC7I2S3_MCK /TIM8_CH2/SDIO_D7 /USART6_RX / DCMI_D1/TIM3_CH2/ EVENTOUT65PC8TIM8_CH3/SDIO_D0 /TIM3_CH3/ USART6_CK / DCMI_D2/ EVENTOUT66PC9I2S_CKI

11、N/ MCO2 /TIM8_CH4/SDIO_D1 / /I2C3_SDA / DCMI_D3 / TIM3_CH4/ EVENTOUT67PA8MCO1 / USART1_CK/ TIM1_CH1/ I2C3_SCL/ OTG_FS_SOF/ EVENTOUT68PA9USART1_TX/ TIM1_CH2 / I2C3_SMBA / DCMI_D0/ EVENTOUT69PA10USART1_RX/ TIM1_CH3/ OTG_FS_ID/DCMI_D1/ EVENTOUT70PA11USART1_CTS / CAN1_RX / TIM1_CH4 /OTG_FS_DM/ EVENTOUT7

12、1PA12USART1_RTS / CAN1_TX/ TIM1_ETR/ OTG_FS_DP/ EVENTOUT72PA1JTMS-SWDIO)JTMS-SWDIO/ EVENTOUT73VCAP_274VSS75VDD76PA14 (JTCK-SWCLK)JTCK-SWCLK/ EVENTOUT77PA15 (JTDI)JTDI/ SPI3_NSS/I2S3_WS/TIM2_CH1_ETR / SPI1 NSS / EVENTOUT78PC10SPI3_SCK / I2S3_CK/UART4 TX/SDIO D2 /DCMI_D8 / USART3_TX/ EVENTOUT79PC11UAR

13、T4_RX/ SPI3_MISO /SDIO_D3 /DCMI_D4/USART3_RX /I2S3ext_SD/ EVENTOUT80PC12UART5_TX/SDIO_CK / DCMI_D9 / SPI3_MOSI /I2S3_SD / USART3_CK/ EVENTOUT81PD0FSMC_D2/CAN1_RX/EVENTOUT82PD1FSMC_D3 / CAN1_TX/EVENTOUT83PD2TIM3_ETR/UART5_RX/SDIO_CMD / DCMI_D11/ EVENTOUT84PD3FSMC_CLK/USART2_CTS/EVENTOUT85PD4FSMC_NOE/

14、USART2_RTS /EVENTOUT86PD5FSMC_NWE/USART2_TX/EVENTOUT87PD6FSMC_NWAIT/USART2_RX/ EVENTOUT88PD7USART2_CK/FSMC_NE1/FSMC_NCE2/ EVENTOUT89PB3 (JTDO/ TRACESWO)JTDO/ TRACESWO/ SPI3_SCK / I2S3_CK / TIM2_CH2 / SPI1_SCK EVENTOUT90PB4(NJTRST)NJTRST/ SPI3_MISO / TIM3_CH1 / SPI1_MISO / I2S3ext SD/ EVENTOUT91PB5I2

15、C1_SMBA/ CAN2_RX / OTG_HS_ULPI_D7 / ETH_PPS_OUT/TIM3_CH 2 / SPI1_MOSI/ SPI3_MOSI / DCMI_D10 / I2S3_SD/ EVENTOUT92PB6I2C1_SCL/ TIM4_CH1 /CAN2_TX /DCMI_D5/USART1_TX/EVENTOUT93PB7I2C1_SDA / FSMC_NL / DCMI_VSYNC / USART1_RX/ TIM4_CH2/ EVENTOUT94BOOT095PB8TIM4_CH3/SDIO_D4/TIM10_CH1 / DCMI_D6 /ETH_MII_TXD3 / I2C1_SCL/ CAN1_RX/ EVENTOUT96PB9SPI2_NSS/ I2S2_WS / TIM4_CH4/ TIM11_CH1/ SDIO_D5 / DCMI_D7 / I2C1_SDA / CAN1_TX/ EVENTOUT97PE0TIM4_ETR / FSMC_

溫馨提示

  • 1. 本站所有資源如無特殊說明,都需要本地電腦安裝OFFICE2007和PDF閱讀器。圖紙軟件為CAD,CAXA,PROE,UG,SolidWorks等.壓縮文件請下載最新的WinRAR軟件解壓。
  • 2. 本站的文檔不包含任何第三方提供的附件圖紙等,如果需要附件,請聯(lián)系上傳者。文件的所有權(quán)益歸上傳用戶所有。
  • 3. 本站RAR壓縮包中若帶圖紙,網(wǎng)頁內(nèi)容里面會有圖紙預(yù)覽,若沒有圖紙預(yù)覽就沒有圖紙。
  • 4. 未經(jīng)權(quán)益所有人同意不得將文件中的內(nèi)容挪作商業(yè)或盈利用途。
  • 5. 人人文庫網(wǎng)僅提供信息存儲空間,僅對用戶上傳內(nèi)容的表現(xiàn)方式做保護(hù)處理,對用戶上傳分享的文檔內(nèi)容本身不做任何修改或編輯,并不能對任何下載內(nèi)容負(fù)責(zé)。
  • 6. 下載文件中如有侵權(quán)或不適當(dāng)內(nèi)容,請與我們聯(lián)系,我們立即糾正。
  • 7. 本站不保證下載資源的準(zhǔn)確性、安全性和完整性, 同時(shí)也不承擔(dān)用戶因使用這些下載資源對自己和他人造成任何形式的傷害或損失。

最新文檔

評論

0/150

提交評論